

#### Contents

- 1 Ring Counter
- 2 4-bit Ring Counter using D FlipFlop
- 3 Ring Counter Truth Table
- 4 VHDL Code for 4 bit Ring Counter
- <u>5 VHDL Testbench for 4 bit ring counter</u>
- 6 VHDL Testbench waveform for 4 bit ring counter
- 7 Johnson Counter
- <u>8 4-bit Johnson Counter using D FlipFlop</u>
- 9 Johnson Counter Truth Table
- 10 VHDL Code for 4 bit Johnson Counter
- 11 VHDL Testbench for 4 bit Johnson Counter
- 12 Testbench waveform for 4 bit Johnson Counter

### **Ring Counter**

Ring Counter very similar to shift register. At each clock pulse, data at each flipflop shifted to next flipflop with last output is feed back to the input of first flipflop. Also the first flop is set to '1' at the reset state. so it shift bit '1' to next flipflop for each clock input and repeat the sequence as shown below.

# 4-bit Ring Counter using D FlipFlop



### **Ring Counter Truth Table**



| Clock<br>Input | Q3 | Q2 | Q1 | Q0 |
|----------------|----|----|----|----|
| 1              | 0  | 0  | 0  | 1  |
| 2              | 0  | 0  | 1  | 0  |
| 3              | 0  | 1  | 0  | 0  |
| 4              | 1  | 0  | 0  | 0  |
| 5              | 0  | 0  | 0  | 1  |
| 6              | 0  | 0  | 1  | 0  |
| 7              | 0  | 1  | 0  | 0  |
| 8              | 1  | 0  | 0  | 0  |

### VHDL Code for 4 bit Ring Counter

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Ring_counter is
    Port ( CLOCK : in STD LOGIC;
           RESET : in STD LOGIC;
           Q : out STD LOGIC VECTOR (3 downto 0));
end Ring_counter;
architecture Behavioral of Ring counter is
signal q tmp: std logic vector(3 downto 0):= "0000";
begin
process(CLOCK, RESET)
begin
if RESET = '1' then
        q tmp <= "0001";
elsif Rising_edge(CLOCK) then
        q_{tmp}(1) \le q_{tmp}(0);
        q_tmp(2) <= q_tmp(1);</pre>
```



### VHDL Testbench for 4 bit ring counter

```
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
ENTITY Tb ring counter IS
END Tb ring counter;
ARCHITECTURE behavior OF Tb ring counter IS
    -- Component Declaration for the Unit Under Test (UUT)
    COMPONENT Ring_counter
    PORT(
         CLOCK: IN std logic;
         RESET: IN std logic;
         Q : OUT std logic vector(3 downto 0)
        );
    END COMPONENT;
   --Inputs
   signal CLOCK : std logic := '0';
   signal RESET : std logic := '0';
        --Outputs
   signal Q : std logic vector(3 downto 0);
   -- Clock period definitions
   constant CLOCK period : time := 20 ns;
```



```
BEGIN
```

END;

```
-- Instantiate the Unit Under Test (UUT)
uut: Ring counter PORT MAP (
       CLOCK => CLOCK,
       RESET => RESET,
       Q \Rightarrow Q
     );
-- Clock process definitions
CLOCK_process :process
begin
             CLOCK <= '0';
             wait for CLOCK period/2;
             CLOCK <= '1';
             wait for CLOCK period/2;
end process;
-- Stimulus process
stim_proc: process
begin
   -- hold reset state for 100 ns.
  wait for 100 ns;
             Reset <= '1';
   wait for 100 ns;
             Reset <= '0';
   wait;
end process;
```

# VHDL Testbench waveform for 4 bit ring counter





In the waverform, The output value changes as 0001, 0010, 0100, 1000 and repeat the same sequence at the each clock cycle.

### **Johnson Counter**

Johnson Counter is also a type of ring counter with output of each flipflop is connected to next flipflop input except at the last flipflop, the output is inverted and connected back to the first flipflop as shown below.

# 4-bit Johnson Counter using D FlipFlop



# **Johnson Counter Truth Table**



| Clock<br>Input | Q3 | Q2 | Q1 | Q0 |
|----------------|----|----|----|----|
| 1              | 0  | 0  | 0  | 0  |
| 2              | 0  | 0  | 0  | 1  |
| 3              | 0  | 0  | 1  | 1  |
| 4              | 0  | 1  | 1  | 1  |
| 5              | 1  | 1  | 1  | 1  |
| 6              | 1  | 1  | 1  | 0  |
| 7              | 1  | 1  | 0  | 0  |
| 8              | 1  | 0  | 0  | 0  |

### **VHDL Code for 4 bit Johnson Counter**

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity Johnson_counter is
Port ( clk : in STD LOGIC;
rst : in STD LOGIC;
Q : out STD_LOGIC_VECTOR (3 downto 0));
end Johnson counter;
architecture Behavioral of Johnson_counter is
signal temp: std logic vector(3 downto 0):= "0000";
begin
process(clk,rst)
begin
if rst = '1' then
temp <= "0000";
elsif Rising_edge(clk) then
temp(1) \le temp(0);
temp(2) \le temp(1);
```



```
temp(3) <= temp(2);
temp(0) <= not temp(3);
end if;
end process;
Q <= temp;
end Behavioral;</pre>
```

### **VHDL Testbench for 4 bit Johnson Counter**

```
LIBRARY ieee;
USE ieee.std logic 1164.ALL;
ENTITY Tb Johnson counter IS
END Tb Johnson counter;
ARCHITECTURE behavior OF Tb Johnson counter IS
    -- Component Declaration for the Unit Under Test (UUT)
    COMPONENT Johnson counter
    PORT(
         clk : IN std logic;
         rst : IN std logic;
         Q : OUT std logic vector(3 downto 0)
        );
    END COMPONENT;
   --Inputs
   signal clk : std logic := '0';
   signal rst : std logic := '0';
        --Outputs
   signal Q : std logic vector(3 downto 0);
   -- Clock period definitions
   constant clk period : time := 10 ns;
```



```
BEGIN
```

END;

```
-- Instantiate the Unit Under Test (UUT)
uut: Johnson_counter PORT MAP (
       clk => clk,
       rst => rst,
       Q \Rightarrow Q
     );
-- Clock process definitions
clk process :process
begin
             clk <= '0';
             wait for clk_period/2;
             clk <= '1';
             wait for clk period/2;
end process;
-- Stimulus process
stim_proc: process
begin
   -- hold reset state for 100 ns.
  wait for 100 ns;
             rst <= '1';
   wait for 100 ns;
             rst <= '0';
   wait;
end process;
```

Testbench waveform for 4 bit Johnson Counter





In waveform, the output at the 4th flipflop toggles and outputs johnson counter.

